Enhanced Queued Analog-to-Digital Converter (eQADC)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
Freescale Semiconductor
18-49
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
EOQ
PAUSE
Reserved
EB
(0b0)
BN
CAL
MESSAGE_TAG
LST
TSR
FMT
CFIFO Header
ADC Command
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
CHANNEL_NUMBER
0
0
0
0
0
0
0
0
ADC Command
Figure 18-26. Conversion Command Message Format for On-Chip ADC Operation
Table 18-34. On-Chip ADC Field Descriptions: Conversion Command Message Format
Field
Description
0
EOQ
End-of-queue. Asserted in the last command of a command queue to indicate to the eQADC that a scan of the
queue is completed. EOQ instructs the eQADC to reset its current CFIFO transfer counter value (TC_CF) to 0.
Depending on the CFIFO operating mode, the CFIFO status changes when it detects when the EOQ bit on the
last transferred command is asserted. Refer to
Section 18.4.3.5, “CFIFO Scan Trigger Modes
,” for details.
0 Not the last entry of the command queue.
1 Last entry of the command queue.
Note:
If both the pause and EOQ bits are asserted in the same command message the respective flags are set,
but the CFIFO status changes as if only the EOQ bit were asserted.
1
PAUSE
Pause. Allows software to create sub-queues within a command queue. When the eQADC completes the
transfer of a command with an asserted pause bit, the CFIFO enters the WAITING FOR TRIGGER state. Refer
to
Section 18.4.3.6.1, “CFIFO Operation Status
,” for a description of the state transitions. The pause bit is only
valid when CFIFO operation mode is configured to single or continuous-scan edge trigger mode.
0 Do not enter WAITING FOR TRIGGER state after transfer of the current command message.
1 Enter WAITING FOR TRIGGER state after transfer of the current command message.
Note:
If both the pause and EOQ bits are asserted in the same command message the respective flags are set,
but the CFIFO status changes as if only the EOQ bit were asserted.
2–4
Reserved.
5
EB
External buffer bit. A negated EB bit indicates that the command is sent to an on chip ADC.
0 Command is sent to an internal buffer.
1 Command is sent to an external buffer.
6
BN
Buffer number. Indicates the ADC to which the message is sent. ADCs 1 and 0 can either be internal or external
depending on the EB bit setting.
0 Message sent to ADC 0.
1 Message sent to ADC 1.
7
CAL
Calibration. Indicates if the returning conversion result must be calibrated.
0 Do not calibrate conversion result.
1 Calibrate conversion result.
Содержание MPC5565
Страница 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Страница 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Страница 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Страница 325: ...Error Correction Status Module ECSM MPC5565 Microcontroller Reference Manual Rev 1 0 8 16 Freescale Semiconductor...
Страница 515: ...External Bus Interface EBI MPC5565 Microcontroller Reference Manual Rev 1 0 12 70 Freescale Semiconductor...
Страница 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Страница 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Страница 577: ...Boot Assist Module BAM MPC5565 Microcontroller Reference Manual Rev 1 0 15 18 Freescale Semiconductor...
Страница 895: ...Deserial Serial Peripheral Interface DSPI MPC5565 Microcontroller Reference Manual Rev 1 0 19 72 Freescale Semiconductor...
Страница 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Страница 1145: ...MPC5565 Register Map MPC5565 Microcontroller Reference Manual Rev 1 0 A 60 Freescale Semiconductor...
Страница 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...