Enhanced Time Processing Unit (eTPU)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
Freescale Semiconductor
17-23
8
HLTF
Halt mode flag. If eTPU engine entered halt state, this flag is asserted. The flag remains asserted while the
microengine is in halt state, even during a single-step or forced instruction execution. Refer to the
eTPU Reference
Manual
for further details about entering halt mode.
0 eTPU engine is not halted.
1 eTPU engine is halted
9–12
Reserved.
13–15
FPSCK
[0:2]
Filter prescaler clock control. Controls the prescaling of the clocks used in digital filters for the channel input signals
and TCRCLK input. The following table illustrates filter prescaler clock control.
Filtering can be controlled independently by the engine, but all input digital filters in the same engine have same clock
prescaling. For more details, refer to the
eTPU Reference Manual
16–17
CDFC
[0:1]
Channel digital filter control. Select a digital filtering mode for the channels when configured as inputs for improved
noise immunity. Channel digital filter control is illustrated in the following table.
The eTPU has three digital filtering modes for the channels which provide programmable trade-off between signal
latency and noise immunity. For more information on filtering, refer to the
eTPU Reference Manual
. Changing CDFC
during eTPU normal input channel operation is not recommended since it changes the behavior of the transition
detection logic while executing its operation.
Table 17-10. ETPU_ECR Field Descriptions (continued)
Field
Description
Filter Control
Sample on System
Clock Divided by:
000
2
001
4
010
8
011
16
100
32
101
64
110
128
111
256
CDFC
Selected Digital Filter
00
TPU2/3 two sample mode: Using the filter clock which is the system
clock divided by (2, 4, 8,..., 256) as a sampling clock (selected by FPSCK
field in ETPU_ECR), comparing two consecutive samples which agree
with each other sets the input signal state. This is the default reset state.
01
Invalid value.
10
eTPU three sample mode: Similar to the TPU2/3 two sample mode, but
comparing three consecutive samples which agree with each other sets
the input signal state.
11
eTPU continuous mode: Signal needs to be stable for the whole filter
clock period. This mode compares all the values at the rate of system
clock divided by two, between two consecutive filter clock pulses. If all
the values agree with each other, input signal state is updated.
Содержание MPC5565
Страница 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Страница 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Страница 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Страница 325: ...Error Correction Status Module ECSM MPC5565 Microcontroller Reference Manual Rev 1 0 8 16 Freescale Semiconductor...
Страница 515: ...External Bus Interface EBI MPC5565 Microcontroller Reference Manual Rev 1 0 12 70 Freescale Semiconductor...
Страница 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Страница 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Страница 577: ...Boot Assist Module BAM MPC5565 Microcontroller Reference Manual Rev 1 0 15 18 Freescale Semiconductor...
Страница 895: ...Deserial Serial Peripheral Interface DSPI MPC5565 Microcontroller Reference Manual Rev 1 0 19 72 Freescale Semiconductor...
Страница 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Страница 1145: ...MPC5565 Register Map MPC5565 Microcontroller Reference Manual Rev 1 0 A 60 Freescale Semiconductor...
Страница 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...