WAIT
STOP
RUN
LLS
VLLS
3, 1, 0
VLPS
VLPR
VLPW
Any RESET
Figure 9-1. Power mode state diagram
The following table defines triggers for the various state transitions shown in the previous
figure.
Table 9-2. Power mode transition triggers
Transition #
From
To
Trigger conditions
1
RUN
WAIT
Sleep-now or sleep-on-exit modes entered with SLEEPDEEP
clear, controlled in System Control Register in ARM core.
See note.
WAIT
RUN
Interrupt or Reset
2
RUN
STOP
PMCTRL[RUNM]=00, PMCTRL[STOPM]=000
Table continues on the next page...
Chapter 9 System Mode Controller (SMC)
MKW01Z128 MCU Reference Manual, Rev. 3, 04/2016
Freescale Semiconductor, Inc.
183
Summary of Contents for MKW01Z128
Page 7: ...MKW01xxRM Reference Manual Rev 3 04 2016 viii Freescale Semiconductor Inc...
Page 11: ...MKW01xxRM Reference Manual Rev 3 04 2016 xii Freescale Semiconductor Inc...
Page 133: ...MKW01Z128 MCU Reference Manual Rev 3 04 2016 2 Freescale Semiconductor Inc...
Page 233: ...Module clocks MKW01Z128 MCU Reference Manual Rev 3 04 2016 102 Freescale Semiconductor Inc...
Page 513: ...Interrupts MKW01Z128 MCU Reference Manual Rev 3 04 2016 382 Freescale Semiconductor Inc...
Page 633: ...CMP Trigger Mode MKW01Z128 MCU Reference Manual Rev 3 04 2016 502 Freescale Semiconductor Inc...