13.1.1 Overview
The following figure is a generic block diagram of the processor core and platform for
this class of ultra low-end microcontrollers.
AXBS
CM0+ Core Platform
FMC
LD/ST
Dbg
Cortex-M0+ Core
AHB Bus
AGU
RAM
Array
32
Dec
SHFT
ALU
DMA_4ch
NVM
Array
PRAM
32
GPIO
PBRIDGE
BME
32
IO Port
Slave
Peripherals
Alt-Master
-Lite
m0
s1
s2
s0
m3
m2
Note: BME can be accessed only by the core.
NVIC
Fetch
Rn
MUL
MTB Port
Figure 13-1. Cortex-M0+ core platform block diagram
As shown in the block diagram, the BME module interfaces to a crossbar switch AHB
slave port as its primary input and sources an AHB bus output to the Peripheral Bridge
(PBRIDGE) controller. The BME hardware microarchitecture is a 2-stage pipeline design
matching the protocol of the AMBA-AHB system bus interfaces. The PBRIDGE module
converts the AHB system bus protocol into the IPS/APB protocol used by the attached
slave peripherals.
13.1.2 Features
The key features of the BME include:
• Lightweight implementation of decorated storage for selected address spaces
Introduction
MKW01Z128 MCU Reference Manual, Rev. 3, 04/2016
230
Freescale Semiconductor, Inc.
Summary of Contents for MKW01Z128
Page 7: ...MKW01xxRM Reference Manual Rev 3 04 2016 viii Freescale Semiconductor Inc...
Page 11: ...MKW01xxRM Reference Manual Rev 3 04 2016 xii Freescale Semiconductor Inc...
Page 133: ...MKW01Z128 MCU Reference Manual Rev 3 04 2016 2 Freescale Semiconductor Inc...
Page 233: ...Module clocks MKW01Z128 MCU Reference Manual Rev 3 04 2016 102 Freescale Semiconductor Inc...
Page 513: ...Interrupts MKW01Z128 MCU Reference Manual Rev 3 04 2016 382 Freescale Semiconductor Inc...
Page 633: ...CMP Trigger Mode MKW01Z128 MCU Reference Manual Rev 3 04 2016 502 Freescale Semiconductor Inc...