User’s Manual
L-14
V2.0, 2007-07
TC1796
System and Peripheral Units (Vol. 1 and 2)
Keyword Index
Idle mode 5-5 [1]
Mode definitions 5-2 [1]
Register PMG_CSR
Sleep mode 5-6 [1]
Summary 5-7 [1]
Processor subsystem
Core SFRs 2-10 [1]
Implementation-specific features
2-7 [1]
Interrupt system 2-8 [1]
Subsystem block diagram 2-1 [1]
R
Register overview and address map
Remote peripheral bus 6-19 [1]
Reset
Debug system reset 4-10 [1]
External hardware reset 4-7 [1]
Module behavior 4-10 [1]
Overview 4-1 [1]
Power-on reset 4-7 [1]
Registers
RST_REQ
RST_SR
Software reset 4-8 [1]
WDT reset 4-8 [1]
S
SCU
Miscellaneous registers
CHIPID
MANID
RTID
SCU_CON
SCU_STAT
Registers
Offset addresses 5-61 [1]
Overview 5-61 [1]
Sleep mode 5-6 [1]
Software configuration
SSC
Baud rate generation 20-18 [2],
20-48 [2]
Baud rate generation formulas
20-18 [2], 20-49 [2]
Block diagram 20-4 [2]
Chip select generation 20-21 [2]
DMA request outputs 20-60 [2]
Error detection 20-24 [2]
FIFO operation
Receive FIFO 20-14 [2]
Transmit FIFO 20-12 [2]
Transparent Mode 20-16 [2]
Full-duplex operation 20-6 [2]
Half-duplex operation 20-9 [2]
Interrupts 20-24 [2]
Module implementation 20-46 [2]–??
DMA request outputs 20-60 [2]
Interrupt registers 20-59 [2]
Module clock control 20-48 [2]
Port control 20-52 [2]
EFM
FSTAT
Offset addresses 20-27 [2]
Overview 20-27 [2]
PISEL
SSOC
SSOTC
STAT
TB
TXFCON
Slave select input operation 20-20 [2]
Slave select output operation 20-21 [2]
STM, see “System timer” 15-1 [1]
System clock output 3-41 [1]
System control unit, see “SCU”