![Infineon Technologies TC1796 User Manual Download Page 707](http://html1.mh-extra.com/html/infineon-technologies/tc1796/tc1796_user-manual_2055437707.webp)
TC1796
System Units (Vol. 1 of 2)
Direct Memory Access Controller
User’s Manual
12-43
V2.0, 2007-07
DMA, V2.0
Table 12-6
Registers Overview - DMA Kernel Registers
Register Short
Name
Register Long Name
Offset
Address
1)
Description
see
DMA_ID
DMA Module Identification Register
008
H
DMA_CHRSTR DMA Channel Reset Request Register 010
H
DMA_TRSR
DMA Transaction Request State
Register
014
H
DMA_STREQ
DMA Software Transaction Request
Register
018
H
DMA_HTREQ
DMA Hardware Transaction Request
Register
01C
H
DMA_EER
DMA Enable Error Register
020
H
DMA_ERRSR
DMA Error Status Register
024
H
DMA_CLRE
DMA Clear Error Register
028
H
DMA_GINTR
DMA Global Interrupt Set Register
02C
H
DMA_MESR
DMA Move Engine Status Register
030
H
DMA_MEmR
Move Engine m Read Register
(m = 0, 1)
34
H
+ m
×
4
DMA_MEmPR
Move Engine m Pattern Register
(m = 0,1)
3C
H
+ m
×
4
DMA_
MEmAENR
Move Engine m Access Enable
Register (m = 0, 1)
44
H
+ m
×
8
DMA_
MEmARR
Move Engine m Access Range
Register (m = 0, 1)
48
H
+ m
×
8
DMA_INTSR
DMA Interrupt Status Register
054
H
DMA_INTCR
DMA Interrupt Clear Register
058
H
DMA_WRPSR
DMA Wrap Status Register
05C
H
DMA_OCDSR
DMA OCDS Register
064
H
DMA_SUSPMR DMA Suspend Mode Register
068
H
DMA_CHSRmx DMA Channel mx Status Register
(m = 0-1, x = 0-7)
(m
×
8 + x)
×
20
H
+ 80
H
DMA_CHCRmx DMA Channel mx Control Register
(m = 0-1, x = 0-7)
(m
×
8 + x)
×
20
H
+ 84
H