TC1796
Peripheral Units (Vol. 2 of 2)
General Purpose Timer Array (GPTA)
User’s Manual
24-87
V2.0, 2007-07
GPTA, V2.0
LTC01 is configured in such a way (LTCCTR01.OCM = 011
B
) that its output LTC01OUT
is set to 1 whenever the LTC00 timer value LTCXR00.X is equal to the LTC01 compare
value LTCXR01.X.
LTC02 is configured in such a way (LTCCTR02.OCM = 110
B
) that its output LTC02OUT
is reset whenever the LTC00 timer value LTCXR00.X is equal to the LTC02 compare
value LTCXR02.X or it copies the action from the previous LTC01.
LTC03 and LTC04 are configured in Compare Mode. They are enabled if its SI inputs
are at high level and are responsible for the LTC04OUT signal generation in Phase 2.
With the programmed values from
, the LTC04OUT signal of Phase 2 has a
period of 2000
D
(= 7D0
H
) clocks of the LTC00IN clock signal and a duty cycle of 75%
(= 1500
D
or 5DC
H
).
Figure 24-59 Internal Signal States of the PWM Signal Generation with 5 LTCs
LTC00 to LTC05 for the PWM example must be configured as defined in
MCT05968
SO of LTC00
CUD Flag
Data Output Line
LTC04OUT
LTC01
Period
Threshold
LTC00
Timer
Value
Phase 1
Phase 2
LTC03
Period
Threshold
LTC02
Duty Cycle
Threshold
LTC04
Duty Cycle
Threshold
Time
Set by
software
FFFFFF
H
0000C7
H
0003E7
H
0005DC
H
0007D0
H