TC1796
Peripheral Units (Vol. 2 of 2)
Micro Second Channel (MSC)
User’s Manual
21-63
V2.0, 2007-07
MSC, V2.0
Figure 21-29 MSC0 and MSC1 Module Implementation and Interconnections
MSC0
Module
(Kernel)
Port 5
&
Port 9
Control
FCLN
Clock
Control
Address
Decoder
Interrupt
Control
Dow
n
s
tr
e
a
m
C
han
ne
l
Upst
r.
C
h
anne
l
FCLP
EN0
EN1
EN2
EN3
SON
SOP
SDI[0]
1)
SR[1:0]
EMGSTOPMSC
ALTINL[15:0]
16
ALTINH[15:0]
To DMA
P5.5 /
SDI0
SON0
SOP0A
P9.4 / EN03
P9.5 / EN02
P9.6 / EN01
P5.4 / EN00
FCLN0
FCLP0A
P9.8 / FCLP0B
P9.7 / SOP0B
SR[3:2]
(from GPTA)
(from SCU)
MSC1
Module
(Kernel)
MCA05823
Port 5
&
Port 9
Control
FCLN
Clock
Control
Address
Decoder
Interrupt
Control
f
MSC1
f
CLC1
Do
wn
st
re
am
C
h
an
ne
l
Up
s
tr
.
Ch
an
nel
FCLP
EN0
EN1
EN2
SON
SOP
SDI[0]
1)
SR[1:0]
ALTINL[15:0]
ALTINH[15:0]
To DMA
SR[3:2]
(from GPTA)
P5.7 /
SDI1
SON1
SOP1A
P9.0 / EN12
P9.1 / EN11
P5.6 / EN10
FCLN1
FCLP1A
P9.3 / FCLP1B
P9.2 / SOP1B
f
MSC0
f
CLC0
SR15 (from CAN)
EN3
N.C.
1) SDI[7:1] are connected to high level.
16
16
16
C
A2
A2
A2
A2
A2
A2
A2
A2
A2
A2
A2
A2
A2
C
C
C
C
C
C
C