TC1796
Peripheral Units (Vol. 2 of 2)
Asynchronous/Synchronous Serial Interface (ASC)
User’s Manual
19-40
V2.0, 2007-07
ASC, V2.0
PDx Selection Table
19.3.2.4 Interrupt Control Registers
The eight interrupts of the ASC0 and ASC1 modules are controlled by the following
service request control registers:
•
ASC0_TSRC, ASC1_TSRC: control the transmit interrupts
•
ASC0_RSRC, ASC1_RSRC: control the receive interrupts
•
ASC0_ESRC, ASC1_ESRC: control the error interrupts
•
ASC0_TBSRC, ASC1_TBSRC: control the transmit buffer empty interrupts
Table 19-10 Pad Driver Mode Mode Selection (Class A2 Pads)
PDx Bit Field
Driver Strength
Signal Transitions
000
B
Strong driver
Sharp edge
1)
1) In strong driver mode, the output driver characteristics of class A2 pads can be additionally controlled by the
temperature compensation logic.
001
B
Medium edge
010
B
Soft edge
011
B
Weak driver
–
100
B
Medium driver
–
101
B
110
B
111
B
Weak driver
–