TC1796
Peripheral Units (Vol. 2 of 2)
Micro Second Channel (MSC)
User’s Manual
21-12
V2.0, 2007-07
MSC, V2.0
21.1.2.2 Shift Register Operation
This section describes the SRL and SRH shift register loading.
SRL Shift Register Loading
During the SRL/SRH shift register load operation at the beginning of each downstream
frame transmission, several parameters determine which information is loaded into the
bits of the shift register.
shows the logic that is implemented for the SRL shift
register loading operation. The logic for the SRH shift register loading operation is
equivalent to the one for the SRL register. Its differences in data sources and register
controls are described later in this section.
Figure 21-7 SRL Shift Register Data Loading Control
MCA05801
ALTINL[x]
To SRL bit x
SLx
DSDSL
DDH
32
15
16
0
DDL[x]
DDL
Downstream Data Register DD
DDH[x]
DCH
x = 0-15
DCL
Downstream Command Register DC
DCL[x]
DCH[x]
EMGSTOPMSC
CP
DSC
0
1
1
0
&
ENLx
ESR
x = 0-15
CP = 0: Load for Data Frame
CP = 1: Load for Command Frame
00
10
11
2
32
15
16
0