TC1796
System Units (Vol. 1 of 2)
Peripheral Control Processor (PCP)
User’s Manual
11-64
V2.0, 2007-07
PCP, V2.0
11.10.7
PCP Interrupt Configuration Register, PCP_ICON
PCP_ICON
PCP Interrupt Configuration Register (28
H
)
Reset Value: 0000 03E4
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
IP3E
= 0
IP2E
= 0
IP1E
= 1
IP0E
= 1
P3T
= 11
P2T
= 10
P1T
= 01
P0T
= 00
r
r
r
r
r
r
r
r
r
Field
Bits
Type Description
P0T
[1:0]
r
PCP Interrupt Bus 0 TOS Mapping
This field reflects the TOS associated with interrupt
bus 0 (CPU interrupt arbitration bus). The PCP
should use this value in R6.TOS when it wishes to
raise an interrupt request via interrupt bus 0.
P1T
[3:2]
r
PCP Interrupt Bus 1 TOS Mapping
This field reflects the TOS associated with interrupt
bus 1 (PCP interrupt arbitration bus). The PCP
should use this value in R6.TOS when it wishes to
raise an interrupt request to itself (the PCP is always
connected to interrupt bus 1).
P2T
[5:4]
r
PCP Interrupt Bus 2 TOS Mapping
This field reflects the TOS associated with interrupt
bus 2.
Note: Interrupt bus 2 is not available in the TC1796.
P3T
[7:6]
r
PCP Interrupt Bus 3 TOS Mapping
This field reflects the TOS associated with interrupt
bus 3.
Note: Interrupt bus 3 is not available in the TC1796.
IP0E
8
r
PCP Interrupt Bus 0 Enable
This bit reflects the status of interrupt bus 0 (CPU
interrupt arbitration bus). Interrupt bus 0 is always
enabled.