TC1796
System Units (Vol. 1 of 2)
CPU Subsystem
User’s Manual
2-9
V2.0, 2007-07
CPU, V2.0
2.4
TC1796 CPU Subsystem Registers
This section only describes the implementation-specific features of the registers listed in
. For complete descriptions of all registers, please refer to the TriCore 1
Architecture Manual.
TC1796 implementation-specific CPU registers are referred directly in this section.
The complete and detailed address map of the CPU and processor subsystem registers
shown in
. The entries in column “Address
Map” of
directly point to the corresponding pages.
Table 2-1
CPU and Processor Subsystem Registers
Registers
Purpose
Description
Address Map
Core Special
Function Registers
(CSFRs)
Program state information,
context and stack management,
interrupt and trap control,
system control
Architecture
Manual
see
CPU Slave Interface
Registers (CPSs)
Software break control and
software service request control
see
Core General
Purpose Registers
(GPRs)
Address and data
see
Core Debug
Registers (OCDS)
Debug control
see
Memory Protection
Registers
Memory protection control and
mode selection
see
Program Memory
Interface Registers
(PMI)
PMI instruction cache control and
status
see
see
Data Memory
Interface Registers
(DMI)
DMI status and trap flags
see
see