TC1796
Peripheral Units (Vol. 2 of 2)
General Purpose Timer Array (GPTA)
User’s Manual
24-91
V2.0, 2007-07
GPTA, V2.0
The I/O Line Sharing Unit does the following selections:
•
FPC input line selection
•
GTC and LTC output multiplexer selection
•
GTC input multiplexer selection
•
LTC input multiplexer selection
For choosing these selection, the input and output lines of the related cells are integrated
into groups with eight parts each. Seven I/O groups, seven output groups, four GTC
groups, eight LTC groups, one clock group, one FPC/INT group, and one PDL/INT group
are defined.
Figure 24-61 Groups Definitions for I/O Line Sharing Unit
MCA05970
LTC24IN
LTC25IN
LTC26IN
LTC27IN
LTC28IN
LTC29IN
LTC30IN
LTC31IN
Example for an
LTC Group:
LTCG3
LTC24
LTC25
LTC26
LTC27
LTC28
LTC29
LTC30
LTC31
LTC24OUT
LTC25OUT
LTC26OUT
LTC27OUT
LTC28OUT
LTC29OUT
LTC30OUT
LTC31OUT
GTC08IN
GTC09IN
GTC10IN
GTC11IN
GTC12IN
GTC13IN
GTC14IN
GTC15IN
GTC08
GTC09
GTC10
GTC11
GTC12
GTC13
GTC14
GTC15
GTC08OUT
GTC09OUT
GTC10OUT
GTC11OUT
GTC12OUT
GTC13OUT
GTC14OUT
GTC15OUT
Pin IO40
Pin IO41
Pin IO42
Pin IO43
Pin IO44
Pin IO45
Pin IO46
Pin IO47
OUT40
OUT41
OUT42
OUT43
OUT44
OUT45
OUT46
OUT47
IN40
IN41
IN42
IN43
IN44
IN45
IN46
IN47
Pin O16
Pin O17
Pin O18
Pin O19
Pin O20
Pin O21
Pin O22
Pin O23
OUT16
OUT17
OUT18
OUT19
OUT20
OUT21
OUT22
OUT23
Clock Bus
of
Clock
Distribution
Logic
CLK0
CLK1
CLK2
CLK3
CLK4
CLK5
CLK6
CLK7
FPC0
FPC1
FPC2
FPC3
FPC4
FPC5
SOL0
SOL1
SOL2
SOL3
SOL4
SOL5
INT0
INT1
Clock Group
FPC/INT
Group
PDL Bus
of
PDL0/
PDL1
PDL0
PDL1
PDL2
PDL3
INT0
INT1
INT2
INT3
PDL/INT
Group
Example for an
GTC Group:
GTCG1
Example for an
I/O Group:
IOG5
Example for an
Output Group:
OG2
INT0
INT1
INT2
INT3
INT0
INT1