TC1796
Peripheral Units (Vol. 2 of 2)
Micro Second Channel (MSC)
User’s Manual
21-67
V2.0, 2007-07
MSC, V2.0
21.3.3.1 Clock Control Register
The Clock Control Registers allow the programmer to control (enable/disable) the clock
signals to the MSC modules under certain conditions. The diagram below shows the
clock control register functionality as is implemented for the MSC0 and MSC1 modules.
Note: After a hardware reset operation, the
f
CLCx
and
f
MSCx
clocks are switched off and
the MSC modules are disabled (DISS set).
CLC
Clock Control Register
(00
H
)
Reset Value: 0000 0003
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
FS
OE
SB
WE
E
DIS
SP
EN
DIS
S
DIS
R
r
rw
w
rw
rw
r
rw
Field
Bits
Type Description
DISR
0
rw
Module Disable Request Bit
Used for enable/disable control of the module.
DISS
1
r
Module Disable Status Bit
Bit indicates the current status of the module.
SPEN
2
rw
Module Suspend Enable for OCDS
Used to enable the suspend mode.
EDIS
3
rw
External Request Disable
Used to control the external clock disable request.
SBWE
4
w
Module Suspend Bit Write Enable for OCDS
Determines whether SPEN and FSOE are write-
protected.
FSOE
5
rw
Fast Switch Off Enable
Used for fast clock switch off in suspend mode.
0
[31:6]
r
Reserved
Read as 0; should be written with 0.