![Infineon Technologies TC1796 User Manual Download Page 1254](http://html1.mh-extra.com/html/infineon-technologies/tc1796/tc1796_user-manual_20554371254.webp)
TC1796
Peripheral Units (Vol. 2 of 2)
Micro Second Channel (MSC)
User’s Manual
21-37
V2.0, 2007-07
MSC, V2.0
DSS
Downstream Status Register
18
H
DD
Downstream Data Register
1C
H
DC
Downstream Command Register
20
H
DSDSL
Downstream Select Data Source Low Register 24
H
DSDSH
Downstream Select Data Source High Register 28
H
ESR
Emergency Stop Register
2C
H
UD0
Upstream Data Register 0
30
H
UD1
Upstream Data Register 1
34
H
UD2
Upstream Data Register 2
38
H
UD3
Upstream Data Register 3
3C
H
ICR
Interrupt Control Register
40
H
ISR
Interrupt Status Register
44
H
ISC
Interrupt Set Clear Register
48
H
OCR
Output Control Register
4C
H
1) The absolute register address is calculated as follows:
Module Base Address (
) + Offset Address (shown in this column)
Table 21-9
Registers Overview - MSC Kernel Registers
(cont’d)
Register
Short Name
Register Long Name
Offset
Address
1)
Descriptio
n see