![Infineon Technologies TC1796 User Manual Download Page 936](http://html1.mh-extra.com/html/infineon-technologies/tc1796/tc1796_user-manual_2055437936.webp)
TC1796
System Units (Vol. 1 of 2)
System Timer
User’s Manual
15-19
V2.0, 2007-07
STM, V2.0
CMP0OS
2
rw
Compare Register CMP0 Interrupt Output Selection
This bit determines the interrupt output that is activated
on a compare match event of compare register CMP0.
0
B
Interrupt output STMIR0 selected
1
B
Interrupt output STMIR1 selected
CMP1EN
4
rw
Compare Register CMP1 Interrupt Enable Control
This bit enables the compare match interrupt with
compare register CMP1.
0
B
Interrupt on compare match with CMP1 disabled
1
B
Interrupt on compare match with CMP1 enabled
CMP1IR
5
rh
Compare Register CMP1 Interrupt Request Flag
This bit indicates whether or not a compare match
interrupt request of compare register CMP1 is pending.
CMP1IR must be cleared by software.
0
B
A compare match interrupt has not been detected
since the bit has been cleared for the last time.
1
B
A compare match interrupt has been detected.
CMPIR1 must be cleared by software and can be set by
software, too (see CMPISRR register). After an STM
reset CMP1IR is immediately set as the result of a
compare match event with the reset values of the STM
and the compare register CMP1.
CMP1OS
6
rw
Compare Register CMP1 Interrupt Output Selection
This bit determines the interrupt output that is activated
on a compare match event of compare register CMP1.
0
B
Interrupt output STMIR0 selected
1
B
Interrupt output STMIR1 selected
0
3,
[31:7]
r
Reserved
Read as 0; should be written with 0.
Field
Bits
Type Description