TC1796
System Units (Vol. 1 of 2)
Direct Memory Access Controller
User’s Manual
12-59
V2.0, 2007-07
DMA, V2.0
The Error Status Register indicates if the DMA controller couldn’t answer to a request
because the previous request was not terminated (see
). It indicates
also the FPI Bus accesses that have been terminated with errors.
DMA_ERRSR
DMA Error Status Register
(024
H
)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
MLI
1
LEC
ME1
MLI
0
LEC
ME0
0
FPI1
ER
FPI0
ER
ME1
DER
ME1
SER
ME0
DER
ME0
SER
rh
rh
rh
rh
r
rh
rh
rh
rh
rh
rh
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TRL
17
TRL
16
TRL
15
TRL
14
TRL
13
TRL
12
TRL
11
TRL
10
TRL
07
TRL
06
TRL
05
TRL
04
TRL
03
TRL
02
TRL
01
TRL
00
rh
rh
rh
rh
rh
rh
rh
rh
rh
rh
rh
rh
rh
rh
rh
rh
Field
Bits
Type Description
TRL0x
(x = 0-7)
x
rh
Transaction/Transfer Request Lost of
DMA Channel 0x
0
B
No request lost event has been detected for DMA
channel 0x.
1
B
A new DMA request was detected while
TRSR.CH0x=1 (request lost event).
This bit is cleared by software when writing a 1 to
CLRE.CTL0x, or by a DMA channel reset (writing
CHRSTR.CH0x = 1).
TRL1x
(x = 0-7)
8+x
rh
Transaction/Transfer Request Lost of
DMA Channel 1x
0
B
No request lost event has been detected for DMA
channel 1x.
1
B
A new DMA request was detected while
TRSR.CH1x=1 (request lost event).
This bit is cleared by software when writing a 1 to
CLRE.CTL1x, or by a DMA channel reset (writing
CHRSTR.CH1x = 1).