TC1796
System Units (Vol. 1 of 2)
System Control Unit
User’s Manual
5-61
V2.0, 2007-07
SCU, V2.0
5.12
SCU Registers and Address Map
This section refers to all registers which are located in the SCU address range. Some of
these registers are described in other chapters of this User’s Manual. The entries in
column entitled “Description see” of
point to the pages on which such registers
are described in detail.
Figure 5-14 SCU Registers
The complete and detailed address map of all SCU registers is described in
on
of the TC1796 User’s Manual System Units part (Volume 1).
Table 5-9
SCU Registers
Register Short
Name
Register Long Name
Offset
Address
Description
see
SCU_ID
SCU Module IDentification Register
08
H
SCU_SCLKFDR SCU System Clock Fractional Divider
Register
0C
H
RST_REQ
Reset Request Register
10
H
RST_SR
Reset Status Register
14
H
MCA05625_mod
Identification
Registers
MANID
CHIPID
RTID
OSC_CON
PLL_CLC
SCU_SCLKFDR
RST_SR
RST_REQ
Clock / PLL /Reset
Registers
External Trigger
Register
EICR0
EICR1
EIFR
FMR
PDRR
IGCR0
IGCR1
TGADC0
TGADC1
SCU_CON
SCU_STAT
Miscelleaneous
Registers
SCU_SCLIR
SCU_TCCON
SCU_TCLR0
Port Control
Registers
PMG_CSR
Power Management
Register
NMISR
SCU_TCLR1
SCU_EMSR
SCU_PTCON
SCU_PTDAT0
Pad Test Mode
Registers
SCU_PTDAT1
SCU_PTDAT2
SCU_PTDAT3
Watchdog Timer
Registers
WDT_CON0
WDT_CON1
WDT_SR
SCU_ID
SCU_PETCR
SCU_PETSR