
Unique Information for the ADSP-BF59x Processor
4-16
ADSP-BF59x Blackfin Processor Hardware Reference
Figure 4-3. Interrupt Routing Overview
0
DMA8 (UART0 TX)
PORT F INTERRUPT A
PORT F INTERRUPT B
GP TIMER 0
GP TIMER 2
PORT G INTERRUPT A
PORT G INTERRUPT B
TWI
RESERVED
RESERVED
RESERVED
1
2
3
4
5
6
7
PLL WAKEUP
DMA6 (SPI1 RX/TX)
DMA7 (UART0 RX)
W
AKE UP
CORE TIMER
HARD
W
ARE ERR
OR
EXCEPTIONS
NMI
SIC_IAR3
SIC_IAR2
SIC_IAR1
SIC_IAR0
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
SIC_ISR0
SIC_IWR0
SIC_IMASK0
RESET
EMULA
TION
IMASK
IPEND
ILAT
IV
G15
IV
G14
IV
G13
IV
G12
IV
G11
IV
G10
IV
G9
IV
G8
IV
G7
IV
G6
IV
G5
IV
G3
IV
G2
IV
G1
IV
G0
GP TIMER 1
RESERVED
DMA 12/13 (MEM DMA STREAM 0)
WATCHDOG TIMER
DMA 14/15 (MEM DMA STREAM 1)
UART0 STATUS
DMA0 (PPI)
DMA1 (SPORT0 RX)
SPI1 STATUS
DMA2 (SPORT0 TX)
DMA4 (SPORT1 TX)
DMA5 (SPI0 RX/TX)
DMA ERROR (GENERIC)
PPI STATUS
SPORT0 STATUS
SPORT1 STATUS
SPI0 STATUS
DMA3 (SPORT1 RX)
Summary of Contents for ADSP-BF59x Blackfin
Page 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Page 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Page 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Page 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Page 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...