
Index
I-28
ADSP-BF59x Blackfin Processor Hardware Reference
SPORTx_TCLKDIV (SPORTx transmit
serial clock divider) registers,
14-61
SPORTx_TCR1 (transmit configuration
1) register,
14-46
SPORTx_TCR2 (transmit configuration
2) register,
14-46
SPORTx_TFSDIV (SPORTx transmit
frame sync divider) registers,
14-62
SPORTx_TX (SPORTx transmit data)
registers,
14-18
,
14-36
,
14-56
SSEL[3:0] field,
3-3
,
6-5
,
6-19
SSEL bit,
17-2
SSEL (system select) bit,
6-19
start address registers
(DMAx_START_ADDR),
5-74
(MDMA_yy_START_ADDR),
5-74
STATUS[1:0] field,
11-28
,
11-29
STB (stop bits) bit,
11-21
STDVAL (slave transmit data valid) bit,
12-26
,
12-27
stereo serial
data,
14-3
device, SPORT connection,
14-7
frame sync modes,
14-17
operation, SPORT,
14-10
STOPCK (stop clock) bit,
6-20
stop clock (STOPCK) bit,
6-20
STOP (issue stop condition) bit,
12-31
stop mode, DMA,
5-11
,
5-68
stopping DMA transfers,
5-28
STP (stick parity) bit,
11-21
streams, memory DMA,
5-7
subbanks
L1 data memory,
2-3
L1 instruction memory,
2-2
supervisor mode,
16-6
support, technical or customer,
xxxiv
surface-mount capacitors,
17-5
SWRESET bit,
16-54
SWRST, software reset register,
16-52
SWRST (software reset register),
16-52
SYNC bit,
5-24
,
5-25
,
5-26
,
5-61
,
5-67
,
5-69
,
11-17
synchronization
interrupt-based methods,
5-50
of descriptor queue,
5-56
of DMA,
5-50
to
5-60
synchronized transition, DMA,
5-27
synchronous serial data transfer,
14-4
synchronous serial ports,
See
SPORT
SYSCR (system reset configuration
register),
16-54
,
16-55
SYSCR (system reset configuration)
register,
16-54
system
interrupt controller,
4-2
,
8-7
interrupt processing,
4-8
interrupts,
4-1
,
4-2
peripherals,
1-3
system and core event mapping (table),
4-3
system clock,
1-16
system clock (SCLK),
6-2
managing,
17-2
system design,
17-1
to
17-7
high frequency considerations,
17-3
recommendations and suggestions,
17-4
recommended reading,
17-7
system interrupt assignment 0 (SIC_IAR0)
register,
4-11
system interrupt controller (SIC),
4-2
controlling interrupts,
4-4
enabling flexible interrupt handling,
8-7
enabling individual peripheral interrupts,
4-4
main functions of,
4-4
peripheral interrupt events,
4-17
registers,
4-10
system interrupt mask (SIC_IMASK)
register,
4-5
system peripheral clock,
See
SCLK
Summary of Contents for ADSP-BF59x Blackfin
Page 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Page 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Page 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Page 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Page 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...