
ADSP-BF59x Blackfin Processor Hardware Reference
A-13
System MMR Assignments
0xFFC0 050C
SPI0_TDBR
“SPI Transmit Data Buffer (SPI_TDBR) Register” on
page 13-41
0xFFC0 0510
SPI0_RDBR
“SPI Receive Data Buffer (SPI_RDBR) Register” on
page 13-42
0xFFC0 0514
SPI0_BAUD
“SPI Baud Rate (SPI_BAUD) Register” on page 13-34
0xFFC0 0518
SPI0_SHADOW
“SPI RDBR Shadow (SPI_SHADOW) Register” on
page 13-43
Table A-14. SPI1 Controller Registers
Memory-Mapped
Address
Register Name
For individual bits, see this diagram:
0xFFC0 3400
SPI1_CTL
“SPI Control (SPI_CTL) Register” on page 13-35
0xFFC0 3404
SPI1_FLG
“SPI Flag (SPI_FLG) Register” on page 13-37
0xFFC0 3408
SPI1_STAT
“SPI Status (SPI_STAT) Register” on page 13-38
0xFFC0 340C
SPI1_TDBR
“SPI Transmit Data Buffer (SPI_TDBR) Register” on
page 13-41
0xFFC0 3410
SPI1_RDBR
“SPI Receive Data Buffer (SPI_RDBR) Register” on
page 13-42
0xFFC0 3414
SPI1_BAUD
“SPI Baud Rate (SPI_BAUD) Register” on page 13-34
0xFFC0 3418
SPI1_SHADOW
“SPI RDBR Shadow (SPI_SHADOW) Register” on
page 13-43
Table A-13. SPI0 Controller Registers (Continued)
Memory-Mapped
Address
Register Name
For individual bits, see this diagram:
Summary of Contents for ADSP-BF59x Blackfin
Page 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Page 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Page 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Page 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Page 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...