
ADSP-BF59x Blackfin Processor Hardware Reference
11-23
UART Port Controllers
UART clock is disabled. Since the TX pin normally drives high, it can be
used as a flag output pin, if the UART is not used.
The
DLAB
bit controls whether the
UART_RBR
,
UART_THR
and
UART_IER
regis-
ters are accessible by the peripheral bus (
DLAB
= 0) or the divisor latch
registers
UART_DLH
and
UART_DLL
alternatively (
DLAB
= 1).
UART Modem Control (UART_MCR) Register
The
UART_MCR
register controls the UART port, as shown in
Figure 11-8
.
Even if modem functionality is not supported, the
UART_MCR
register is
available in order to support the loopback mode.
Loopback mode disconnects the receiver’s input from the RX pin, but
redirects it to the transmit output internally.
Figure 11-8. UART Modem Control Registers
LOOP_ENA (Loopback mode enable)
Disconnects RX pin from RSR register
UART Modem Control Register (UART_MCR)
Reset = 0x0000
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Summary of Contents for ADSP-BF59x Blackfin
Page 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Page 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Page 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Page 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Page 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...