
ADSP-BF59x Blackfin Processor Hardware Reference
15-29
Parallel Peripheral Interface
The
FLD_SEL
bit is used primarily in the active field only ITU-R 656
mode. The
FLD_SEL
bit determines whether to transfer in only field 1 of
each video frame, or both fields 1 and 2. Thus, it allows a savings in DMA
bandwidth by transferring only every other field of active video.
The
PORT_CFG[1:0]
field is used to configure the operating mode of the
PPI. It operates in conjunction with the
PORT_DIR
bit, which sets the
direction of data transfer for the port. The
XFR_TYPE[1:0]
field is also
used to configure operating mode and is discussed below. See
Table 15-1
on page 15-4
for the possible operating modes for the PPI.
The
XFR_TYPE[1:0]
field configures the PPI for various modes of opera-
tion. Refer to
Table 15-1 on page 15-4
to see how
XFR_TYPE[1:0]
interacts with other bits in
PPI_CONTROL
to determine the PPI operating
mode.
The
PORT_EN
bit, when set, enables the PPI for operation.
When configured as an input port, the PPI does not start data
transfer after being enabled until the appropriate synchronization
signals are received. If configured as an output port, transfer
(including the appropriate synchronization signals) begins as soon
as the frame syncs (timer units) are enabled, so all frame syncs must
be configured before this happens. Refer to the section
“Frame
Synchronization in GP Modes” on page 15-19
for more
information.
PPI Status Register (PPI_STATUS)
The
PPI_STATUS
register, shown in
Figure 15-14
, contains bits that pro-
vide information about the current operating state of the PPI.
The
ERR_DET
bit is a sticky bit that denotes whether or not an error was
detected in the ITU-R 656 control word preamble. The bit is valid only in
ITU-R 656 modes. If
ERR_DET
= 1, an error was detected in the preamble.
If
ERR_DET
= 0, no error was detected in the preamble.
Summary of Contents for ADSP-BF59x Blackfin
Page 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Page 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Page 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Page 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Page 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...