
ADSP-BF59x Blackfin Processor Hardware Reference
13-31
SPI-Compatible Port Controller
Figure 13-10. SPI DMA Flow Chart (Part 2 of 3)
2D DMA?
IS SPI MASTER
OR SLAVE?
Y
N
WRITE DMA REGISTERS:
DMA7_Y_COUNT
DMA7_Y_MODIFY
MASTER
MULTI-SLAVE
SUPPORT?
N
A
SLAVE,
MSTR = 0
Y
WRITE SPI_FLG TO SET APPROPRIATE FLSx BITS
WRITE SPI_BAUD TO SET DESIRED SPI BIT RATE
MSTR = 1
WRITE SPI_CTL TO CONFIGURE SPI PORT
CPHA = 1
AND
MSTR = 1
Y
N
WRITE SPI_FLG
TO SELECT SLAVE(S)
USING FLGx BITS
WRITE DMA7_CONFIG TO ENABLE DMA
WRITE SPI_CTL TO ENABLE SPI
B
WRITE TO PORT
REGISTERS
TO ENABLE SLAVES
Summary of Contents for ADSP-BF59x Blackfin
Page 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Page 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Page 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Page 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Page 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...