
ADSP-BF59x Blackfin Processor Hardware Reference
14-63
SPORT Controller
SPORT Multichannel Configuration
(SPORT_MCMC1 and SPORT_MCMC2) Registers
There are two multichannel configuration registers for each SPORT,
shown in
Figure 14-38
and
Figure 14-39 on page 14-64
. These registers
are used to configure the multichannel operation of the SPORT. The two
control registers are shown below.
Figure 14-36. SPORT Transmit Frame Sync Divider Register
Figure 14-37. SPORT Receive Frame Sync Divider Register
S
PORT Transmit Frame
S
ync Divider Register (
S
PORT_TF
S
DIV)
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Frame
S
ync Divider[15:0]
Reset = 0x0000
Number of transmit clock cycles
counted before generating TFS pulse
S
PORT Receive Frame
S
ync Divider Register (
S
PORT_RF
S
DIV)
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Frame
S
ync Divider[15:0]
Reset = 0x0000
Number of receive clock cycles counted
before generating RFS pulse
Summary of Contents for ADSP-BF59x Blackfin
Page 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Page 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Page 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Page 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Page 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...