
Register Descriptions
12-26
ADSP-BF59x Blackfin Processor Hardware Reference
low period begins, assuming a single master. It is represented as an 8-bit
binary value.
The
CLKLOW
field of the
TWI_CLKDIV
register specifies the number of inter-
nal time reference periods the serial clock (
SCL
) is held low. It is
represented as an 8-bit binary value.
TWI Slave Mode Control Register (TWI_SLAVE_CTL)
The
TWI_SLAVE_CTL
register controls the logic associated with slave mode
operation. Settings in this register do not affect master mode operation
and should not be modified to control master mode functionality.
Figure 12-15. SCL Clock Divider Register
Figure 12-16. TWI Slave Mode Control Register
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
S
CL Clock Divider Register (TWI_CLKDIV)
CLKLOW[7:0]
Reset = 0x0000
CLKHI[7:0]
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
TWI
S
lave Mode Control Register (TWI_
S
LAVE_CTL)
Reset = 0x0000
S
EN (
S
lave Enable)
S
TDVAL (
S
lave Transmit
Data Valid)
NAK
GEN (General Call Enable)
Summary of Contents for ADSP-BF59x Blackfin
Page 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Page 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Page 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Page 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Page 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...