
ADSP-BF59x Blackfin Processor Hardware Reference
12-23
Two Wire Interface Controller
Figure 12-13. TWI Master Mode
WRITE TO TWI_CONTROL TO SET
PRESCALE AND ENABLE THE TWI
WRITE TO TWI_CLK_DIV
DONE
WRITE DATA INTO
TWI_XMT_DATA
REGISTER
TRANSFER
DIRECTION
MERR
TRANSMIT
WRITE TO TWI_MASTER_ADDR WITH THE
ADDRESS OF THE TARGETED DEVICE
WRITE TO TWI_FIFO_CTL TO SELECT WHETHER
1 OR 2 BYTES GENERATE INTERRUPTS
WRITE TO TWI_INT_MASK TO UNMASK
TWI EVENTS TO GENERATE INTERRUPTS
WAIT FOR INTERRUPTS
WRITE TWI_MASTER_CTL WITH COUNT,
MDIR CLEARED, AND MEN SET. THIS
STARTS THE TRANSFER
RECEIVE
WRITE TWI_INT_STAT
TO CLEAR INTERRUPT
INTERRUPT
SOURCE
XMTSERV
MCOMP
WRITE TWI_MASTER_CTL WITH COUNT,
MDIR SET, AND MEN SET. THIS
STARTS THE TRANSFER
WAIT FOR INTERRUPTS
INTERRUPT
SOURCE
MCOMP
RCVSERV
WRITE TWI_INT_STAT
TO CLEAR INTERRUPT
READ DATA FROM
TWI_RCV_DATA
REGISTER
WRITE TWI_INT_STAT
TO CLEAR INTERRUPT
MERR
READ TWI_MASTER_STAT TO GET ERROR CAUSE
HANDLE ERROR AS APPROPRIATE AND W1C THE
CORRESPONDING BIT IN TWI_MASTER_STAT
WRITE TWI_INT_STAT TO CLEAR MERR BIT
WAIT FOR INTERRUPTS
Summary of Contents for ADSP-BF59x Blackfin
Page 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Page 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Page 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Page 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Page 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...