
Index
I-24
ADSP-BF59x Blackfin Processor Hardware Reference
restrictions
DMA control commands,
5-34
DMA work unit,
5-24
RETI register,
16-6
RFS pins,
14-30
RFSR (receive frame sync required select)
bit,
14-30
,
14-31
,
14-52
,
14-54
RFS signal,
14-18
RFSx signal,
14-5
RLSBIT (receive bit order) bit,
14-52
,
14-54
round robin operation, MDMA,
5-47
routing of interrupts,
4-16
ROVF (sticky receive overflow status) bit,
14-59
,
14-61
RPOLC (IrDA Rx polarity change) bit,
11-31
RRFST (left/right order) bit,
14-12
,
14-53
,
14-55
RSCLKx pins,
14-29
RSCLKx signal,
14-5
RSFSE (receive stereo frame sync enable)
bit,
14-10
,
14-53
,
14-55
RSPEN (receive enable) bit,
14-9
,
14-51
,
14-52
,
14-53
RSTART (repeat start) bit,
12-29
,
12-30
RUVF (sticky receive underflow status) bit,
14-59
,
14-61
RX hold register,
14-59
RX modes with external frame syncs,
15-20
RXNE (receive FIFO not empty status) bit,
14-61
RXREQ signal,
11-7
RXSE (RxSEC enable) bit,
14-53
,
14-55
RXS (RX data buffer status) bit,
13-22
,
13-39
S
SADDR[6:0] field,
12-28
SAMPLE/PRELOAD instruction,
B-6
sampling clock period, UART,
11-8
sampling edge, SPORT,
14-32
SAV codes,
15-31
SAV signal,
15-5
SB (set break) bit,
11-21
scale value[7:0] field,
9-6
scaling, of core timer,
9-7
scan paths,
B-5
SCCB bit,
12-25
scheduling, memory DMA,
5-46
SCK signal,
13-4
,
13-12
,
13-14
,
13-15
SCLK,
3-3
,
6-5
derivation,
6-2
status by operating mode (table),
6-7
SCLOVR (serial clock override) bit,
12-29
,
12-30
SCL pin,
12-5
SCLSEN (serial clock sense) bit,
12-33
,
12-34
SCL serial clock,
12-25
SCL (serial clock) signal,
12-4
SCOMPM (slave transfer complete
interrupt mask) bit,
12-40
SCOMP (slave transfer complete) bit,
12-40
,
12-42
scratch[7:0] field,
11-30
scratchpad memory, and booting,
16-9
SDAOVR (serial data override) bit,
12-29
,
12-30
SDA pin,
12-5
SDASEN (serial data sense) bit,
12-33
,
12-34
SDA (serial data) signal,
12-4
SDIR (slave transfer direction) bit,
12-28
,
12-29
SEN (slave enable) bit,
12-26
,
12-27
serial
clock frequency,
13-34
communications,
11-5
data transfer,
14-4
Summary of Contents for ADSP-BF59x Blackfin
Page 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Page 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Page 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Page 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Page 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...