
Index
I-14
ADSP-BF59x Blackfin Processor Hardware Reference
interleaving
of data in SPORT FIFO,
14-56
SPORT data,
14-5
internal
clocks,
3-3
internal boot ROM,
16-1
internal/external frame syncs,
See
frame
sync
internal memory,
1-5
accesses,
2-1
internal TSR register, UART,
11-6
interrupt
for peripheral,
4-1
interrupt conditions, UART,
11-28
interrupt handler and DMA
synchronization,
5-58
interrupt output, SPI,
13-16
interrupt request lines, peripheral,
4-15
interrupts,
4-1
to
4-15
assigning priority for UART,
11-12
channels, assigning,
7-13
channels, GPIO,
7-12
clearing requests,
4-13
configuring and servicing,
17-2
control of system,
4-2
default mapping,
4-3
definition,
4-3
determining source,
4-5
DMA channels,
4-6
DMA_ERROR,
5-29
DMA error,
5-72
DMA overflow,
5-40
DMA queue completion,
5-59
enabling,
4-5
evaluation of GPIO interrupts,
7-15
general-purpose,
4-2
,
4-3
general-purpose timers,
8-4
,
8-5
,
8-14
,
8-28
generated by peripherals,
4-8
GPIO,
7-11
,
7-13
,
7-16
interrupts
(continued)
handshake MDMA,
5-39
initialization,
4-7
inputs and outputs,
4-4
mapping,
4-4
mask function,
4-7
multiple sources,
4-10
peripheral,
4-2
,
4-3
,
4-4
to
4-7
prioritization,
4-4
processing,
4-1
,
4-8
programming examples,
4-13
to
4-15
reset,
16-6
routing overview,
4-16
shared,
4-4
software,
4-3
SPI,
13-16
,
13-46
SPORT error,
14-37
SPORT RX,
14-37
,
14-59
SPORT TX,
14-37
,
14-57
system,
4-1
to wake core from idle,
4-6
UART,
11-11
use in managing a descriptor queue,
5-57
interrupt sensitivity (PORTxIO_EDGE)
registers,
7-26
interrupt service routine, determining
source of interrupt,
4-5
interrupt status registers
(DMAx_IRQ_STATUS),
5-71
,
5-72
(MDMA_yy_IRQ_STATUS),
5-71
,
5-72
I/O interface to peripheral serial device,
14-4
I/O memory space,
1-5
I/O pins, general-purpose,
7-8
IRCLK (internal receive clock select) bit,
14-52
,
14-54
IrDA,
11-31
receiver,
11-9
transmitter,
11-8
Summary of Contents for ADSP-BF59x Blackfin
Page 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Page 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Page 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Page 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Page 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...