
Timer Registers
8-46
ADSP-BF59x Blackfin Processor Hardware Reference
TIN_SEL
Depends on CLK_SEL:
If CLK_SEL = 1,
1 - Count TMRCLK
clocks
0 - Count TACLK
clocks
If CLK_SEL = 0,
Unused
1 - Select TACI input
0 - Select TMR pin
input
Unused
OUT_DIS
1 - Disable TMR pin
0 - Enable TMR pin
Unused
Unused
CLK_SEL
1 - PWM_CLK clocks
timer
0 - SCLK clocks timer
Unused
Unused
TOGGLE_HI
1 - One waveform
period every two coun-
ter periods
0 - One waveform
period every one coun-
ter period
Unused
Unused
ERR_TYP
Reports b#00, b#01,
b#10, or b#11, as
appropriate
Reports b#00 or b#01,
as appropriate
Reports b#00, b#01, or
b#10, as appropriate
EMU_RUN
0 - Halt during
emulation
1 - Count during
emulation
0 - Halt during
emulation
1 - Count during
emulation
0 - Halt during
emulation
1 - Count during
emulation
TMR Pin
Depends on
OUT_DIS:
1 - Three-state
0 - Output
Depends on TIN_SEL:
1 - Unused
0 - Input
Input
Period
R/W: Period value
RO: Period value
R/W: Period value
Width
R/W: Width value
RO: Width value
Unused
Table 8-2. Control Bit and Register Usage Chart (Continued)
Bit / Register
PWM_OUT Mode
WDTH_CAP Mode
EXT_CLK Mode
Summary of Contents for ADSP-BF59x Blackfin
Page 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Page 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Page 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Page 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Page 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...