921
Preliminary User’s Manual U17566EE1V2UM00
Revision History
This revision list shows all functional changes of this document
U17566EE1V2UM00 compared to the 2nd edition of previous manual version
1.0 U17566EE1V1UM00 (date published 16/05/06).
Chapter
Page
Description
4
26
3 Timer G specified for all devices
4
34
ordering information added
5
71
section concerning external memory interface of µPD70F3427 added
5
76
TOP01 to TOP31 Timer P outputs also available on ports P34 to P37
6
121
size and address of VSB RAM corrected
6
126
section concerning instruction/data access times to various memories added
7
129
Ring oscillator clock corrected to 240 KHz
9
237
caution added concerning usage of devices used for debugging in mass production
9
239
maximum UART transfer rate for flash programming corrected to 153.600 bps
9
240
maximum CSI transfer rate for flash programming corrected to 2.5 MHz
9
241
PG-FP4 pin functions of FLMD0/FLMD1 corrected
10
257
"NPB access timing" section added
10
267
caution added to CSCn settings for µPD70F3426
10
270
caution added to BEC settings for µPD70F3426
10
272
local bus size configuration register LBS added for µPD70F3427
14
368
TPnCTL1 setting for external event count mode corrected: TPnCTL1.TPnEEE = 1
19
537
UART baud rate settings for 300 bps to 31250 bps corrected
22
768
operating precaution concerning CAN wake-up from sleep mode added
23
776
Specification of ADA0M2 settings extended: ADA0M2.ADA0TDM[1:0] = 00: no
trigger
23
785
correction: ADA0PFM.ADA0PFC = 1 for ADCR0H0 < ADA0PFT comparison
25
812
LCD-C/D register and bit names changed (LCDC to LCDC0, LCDM to LCDM0,
SEGREGk to SEGREG0k)
25
815
LCDM.VAON bit deleted
25
818
LCD driver edge enhancement section deleted
31
877
number of software breakpoints during on-chip debugging specified
electronic components distributor