25
Introduction
Chapter 1
Preliminary User’s Manual U17566EE1V2UM00
Internal data RAM
Size
•
84 KB (µPD70F3426)
•
60 KB (µPD70F3427)
•
32KB (µPD70F3425)
•
24 KB (µPD70F3424)
•
20 KB (µPD70F3423)
•
16 KB (µPD70(F)3422)
•
12 KB (µPD70(F)3421)
•
6 KB (µPD70(F)3420)
Clock Generator
Internal spread-spectrum PLL
•
48 MHz ± 5 % (µPD70F3424, µPD70F3425,
µPD70F3426, µPD70F3427)
•
24 MHz ± 5 % (µPD70(F)3420, µPD70(F)3421,
µPD70(F)3422, µPD70F3423)
Internal PLL (peripheral clock supply)
8-fold PLL
CPU frequency range
•
up to 50.4 MHz (µPD70F3424, µPD70F3425,
µPD70F3426, µPD70F3427)
•
up to 25.2 MHz (µPD70(F)3420, µPD70(F)3421,
µPD70(F)3422, µPD70F3423)
Peripheral frequency range
up to 16 MHz
Main crystal frequency range (main oscillator)
4 MHz
Sub oscillator
32 KHz (typ.)
Ring oscillator
240 KHz (typ.)
Clock supervision
2 channels:
•
main oscillator monitor
•
sub oscillator monitor
Auxiliary frequency output
Built-in power saving modes
HALT / IDLE / WATCH / Sub-WATCH / STOP
External memory bus interface (µPD70F3427 only)
Address/data separated busses
24/32-bit
Chip select signals
4
DMA Controller
Number of channels
4
I/O ports
Input/output ports
•
µPD70F3427: 101
•
all others: 98
Input ports
16
Table 1-1
V850E/Dx3 features summary (2/4)
electronic components distributor