568
Chapter 17
Clocked Serial Interface (CSIB)
Preliminary User’s Manual U17566EE1V2UM00
(5)
Continuous reception
Note
Set the CBnSCE bit to 1 in the initial setting.
Caution
In the master mode, the clock is output without limit when dummy data is read
from the CBnRX register. To stop the clock, execute the flow marked
in the
above flowchart.
In the slave mode, malfunction due to noise during communication can be
prevented by executing the flow marked
in the above flowchart.
Before resuming communication, set the CBnCTL0.CBnSCE bit to 1, and read
dummy data from the CBnRX register.
S
TART
END
No
No
Ye
s
INTCBnR
b
it = 1?
CBnOVE
b
it = 1?
(CBn
S
TR)
No
Ye
s
Initi
a
l
s
etting (CBnCTL0
Note
,
CBnCTL1 regi
s
ter
s
, etc.)
CBnRX regi
s
ter d
u
mmy re
a
d
(
s
t
a
rt reception)
CBnRX regi
s
ter re
a
d
CBnRX regi
s
ter re
a
d
CBnRX regi
s
ter re
a
d
CBnRX regi
s
ter re
a
d
Ye
s
I
s
d
a
t
a
b
eing
received l
as
t d
a
t
a
?
CBn
S
CE
b
it = 0
(CBnCTL0)
CBn
S
CE
b
it = 1
(CBnCTL0)
No
INTCBnR
b
it = 1?
Ye
s
CBnOVE
b
it cle
a
r
(CBn
S
TR)
electronic components distributor