455
16-bit Multi-Purpose Timer G (TMG)
Chapter 13
Preliminary User’s Manual U17566EE1V2UM00
(c) Timing of starting capture trigger edge detection
A capture trigger input signal (TIGny) is synchronized in the noise eliminator
for internal use.
Edge detection starts when 1 count clock period (f
COUNT
) has been input after
timer count operation starts. (This is because masking is performed to prevent
the initial TIGny level from being recognized as an edge by mistake.). The
timing chart for starting edge detection is shown below.
Basic settings (x = 0, 1 and y = 0 to 5):
Figure 13-5
Timing of starting capture trigger edge detection
Bit
Value
Remark
CSEx2
0
Count clock =
f
SPCLK0
/4
CSEx1
1
CSEx0
0
IEGny1
1
detection of both edges
IEGny0
1
00 01H
00 02H
00 03H
00 04H
00 05H
00 06H
00 05 H
INTTGnCCy
GCCny
TM G0E (TM G1 E )
E NFG 0( E NFG1 )
count_up0( count_up1)
Invalid ed ge i nput
E dge de tection s tart
TIGny
f
COUNTx
TMGn0/TMGn1
electronic components distributor