601
I
2
C Bus (IIC)
Chapter 18
Preliminary User’s Manual U17566EE1V2UM00
18.7 I
2
C Interrupt Request Signals (INTIICn)
The following shows the value of the IICSn register at the INTIICn interrupt
request signal generation timing and at the INTIICn signal timing.
18.7.1
Master device operation
(1)
Start ~ Address ~ Data ~ Data ~ Stop (normal transmission/reception)
<1> When WTIMn bit = 0
SPTn bit = 1
↓
ST
AD6 to AD0
RW
AK
D7 to D0
AK
D7 to D0
AK
SP
▲
1
▲
2
▲
3
▲
4
Δ
5
▲
1: IICSn register = 10XXX110B
▲
2: IICSn register = 10XXX000B
▲
3: IICSn register = 10XXX000B (WTIMn bit = 1)
▲
4: IICSn register = 10XXXX00B
Δ
5: IICSn register = 00000001B
Remarks 1.
▲
: Always generated
Δ
: Generated only when SPIEn bit = 1
X:
don’t
care
2.
n = 0 to 2
<2> When WTIMn bit = 1
SPTn bit = 1
↓
ST
AD6 to AD0
RW
AK
D7 to D0
AK
D7 to D0
AK
SP
▲
1
▲
2
▲
3
Δ
4
▲
1: IICSn register = 10XXX110B
▲
2: IICSn register = 10XXX100B
▲
3: IICSn register = 10XXXX00B
Δ
4: IICSn register = 00000001B
Remarks 1.
▲
: Always generated
Δ
: Generated only when SPIEn bit = 1
X:
don’t
care
2.
n = 0 to 2
electronic components distributor