384
Chapter 11
16-bit Timer/Event Counter P (TMP)
Preliminary User’s Manual U17566EE1V2UM00
(c) Conflict between trigger detection and match with TPnCCR1 register
If the trigger is detected immediately after the INTTPnCC1 signal is
generated, the 16-bit counter is immediately cleared to 0000H, the output
signal of the TOPn1 pin is asserted, and the counter continues counting.
Consequently, the inactive period of the PWM waveform is shortened.
If the trigger is detected immediately before the INTTPnCC1 signal is
generated, the INTTPnCC1 signal is not generated, and the 16-bit counter
is cleared to 0000H and continues counting. The output signal of the
TOPn1 pin remains active. Consequently, the active period of the PWM
waveform is extended.
16-
b
it co
u
nter
TPnCCR1 regi
s
ter
INTTPnCC1
s
ign
a
l
TOPn1 pin o
u
tp
u
t
Extern
a
l trigger inp
u
t
(TIPn0 pin inp
u
t)
D
1
D
1
−
1
0000
FFFF
0000
S
hortened
16-
b
it co
u
nter
TPnCCR1 regi
s
ter
INTTPnCC1
s
ign
a
l
TOPn1 pin o
u
tp
u
t
Extern
a
l trigger inp
u
t
(TIPn0 pin inp
u
t)
D
1
D
1
−
2
D
1
−
1
D
1
0000
FFFF
0000
0001
Extended
electronic components distributor