775
A/D Converter (ADC)
Chapter 20
Preliminary User’s Manual U17566EE1V2UM00
Table 20-2
Conversion time settings
Note
Note that the given times in
Table 20-2
do not regard the dithering of the A/D
converter supply clock. Using a dithering supply clock does not impact the A/D
converter’s operation.
ADA0FR
divider
f
SPCLK0
= 16 MHz
f
SPCLK0
= 4 MHz
Stabilization
time
a
a)
When A/D conversion is started by ADA0M0.ADA0CE = 0
→
1 the first sampling of the ANIn input is
delayed by the given stabilization time. This ensures compliance with the necessary stabilization time.
The stabilization time applies only prior to the first sampling.
3
2
1
0
div
conversion
time
b
b)
The conversion time is calculated by (31 x div) / f
SPCLK0.
sampling time
c
c)
The sampling time is calculated by (16.5 x div) / f
SPCLK0.
conversion
time
b
sampling time
c
0
0
0
0
1
prohibited
7.75 µs
4.13 µs
16/f
SPCLK0
0
0
0
1
2
3.88 µs
2.06 µs
15.50 µs
8.25 µs
31/f
SPCLK0
0
0
1
0
3
5.81 µs
3.09 µs
prohibited
47/f
SPCLK0
0
0
1
1
4
7.75 µs
4.13 µs
prohibited
50/f
SPCLK0
0
1
0
0
5
9.69 µs
5.16 µs
prohibited
50/f
SPCLK0
0
1
0
1
6
11.63 µs
6.12 µs
prohibited
50/f
SPCLK0
0
1
1
0
7
13.56 µs
7.22 µs
prohibited
50/f
SPCLK0
0
1
1
1
8
15.50 µs
8.25 µs
prohibited
50/f
SPCLK0
1
x
x
x
prohibited
electronic components distributor