254
Chapter 7
Bus and Memory Control (BCU, MEMC)
Preliminary User’s Manual U17566EE1V2UM00
Figure 7-3
Memory banks and chip select signals for µPD70F3427
Bank 0
(2 MB)
VFB Flash
(1 MB)
Bank 1
(2 MB)
Bank 2
(2 MB)
Bank 3
(2 MB)
Bank 7
(8 MB)
Bank 6
(8 MB)
Bank 5
(4 MB)
Bank 4
(4 MB)
Bank 15
(2 MB)
Peripheral I/O area
(4 KB)
Reserved
VDB RAM
(60 KB)
Programmable peripheral
I/O area (PPA)
(16 KB)
Note
Bank 14
(2 MB)
Bank 13
(2 MB)
Bank 12
(2 MB)
Bank 8
(8 MB)
Bank 9
(8 MB)
Bank 10
(4 MB)
Bank 11
(4 MB)
0000 0000H
0020 0000H
0000 0000H
000F FFFFH
0040 0000H
0040 0000H
0060 0000H
0080 0000H
0080 0000H
007F FFFFH
00C0 0000H
0100 0000H
0100 0000H
00FF FFFFH
0180 0000H
0200 0000H
0200 0000H
01FF FFFFH
0280 0000H
0300 0000H
0300 0000H
02FF FFFFH
0340 0000H
0380 0000H
0380 0000H
037F FFFFH
03A0 0000H
03C0 0000H
03E0 0000H
03FF FFFFH
03FF FFFFH
03FF F000H
03FF 0000H
03FE C000H
03E0 0000H
03DF FFFFH
CS1
CS0
CS2
CS6
CS7
CS5
CS3
CS4
External memory area
CS4
Bank 10, 11
External memory area
CS4
Bank 12 to 14
Note: The shown address range of the PPA assumes the BPC register to be set to 8FFBH.
External memory area
CS4
Bank 8, 9
External memory area
CS3
Bank 6, 7
External memory area
CS1, CS3
Bank 4, 5
External memory area
CS0, CS1, CS3
Bank 2, 3
electronic components distributor