672
Chapter 19
CAN Controller (CAN)
Preliminary User’s Manual U17566EE1V2UM00
19.5.4
Register bit configuration
Table 19-23
CAN global register bits configuration
Address
offset
a
a)
Base address: <CnRBaseAddr>
Symbol
Bit 7/15
Bit 6/14
Bit 5/13
Bit 4/12
Bit 3/11
Bit 2/10
Bit 1/9
Bit 0/8
00H
CnGMCTRL (W)
0
0
0
0
0
0
0
Clear GOM
01H
0
0
0
0
0
0
Set EFSD
Set GOM
00H
CnGMCTRL (R)
0
0
0
0
0
0
EFSD
GOM
01H
MBON
0
0
0
0
0
0
0
02H
CnGMCS
0
0
0
0
CCP3
CCP2
CCP1
CCP0
06H
CnGMABT (W)
0
0
0
0
0
0
0
Clear
ABTTRG
07H
0
0
0
0
0
0
Set
ABTCLR
Set
ABTTRG
06H
CnGMABT (R)
0
0
0
0
0
0
ABTCLR
ABTTRG
07H
0
0
0
0
0
0
0
0
08H
CnGMABTD
0
0
0
0
ABTD3
ABTD2
ABTD1
ABTD0
Table 19-24
CAN module register bit configuration (1/2)
Address
offset
a
Symbol
Bit 7/15
Bit 6/14
Bit 5/13
Bit 4/12
Bit 3/11
Bit 2/10
Bit 1/9
Bit 0/8
40H
CnMASK1L
CMID7 to CMID0
41H
CMID15 to CMID8
42H
CnMASK1H
CMID23 to CMID16
43H
0
0
0
CMID28 to CMID24
44H
CnMASK2L
CMID7 to CMID0
45H
CMID15 to CMID8
46H
CnMASK2H
CMID23 to CMID16
47H
0
0
0
CMID28 to CMID24
48H
CnMASK3L
CMID7 to CMID0
49H
CMID15 to CMID8
4AH
CnMASK3H
CMID23 to CMID16
4BH
0
0
0
CMID28 to CMID24
4CH
CnMASK4L
CMID7 to CMID0
4DH
CMID15 to CMID8
4EH
CnMASK4H
CMID23 to CMID16
4FH
0
0
0
CMID28 to CMID24
50H
CnCTRL (W)
0
Clear AL
Clear
VALID
Clear
PSMODE1
Clear
PSMODE0
Clear
OPMODE2
Clear
OPMODE1
Clear
OPMODE0
51H
Set
CCERC
Set
AL
0
Set
PSMODE1
Set
PSMODE0
Set
OPMODE2
Set
OPMODE1
Set
OPMODE0
50H
CnCTRL (R)
CCERC
AL
VALID
PS
MODE1
PS
MODE0
OP
MODE2
OP
MODE1
OP
MODE0
51H
0
0
0
0
0
0
RSTAT
TSTAT
52H
CnLEC (W)
0
0
0
0
0
0
0
0
electronic components distributor