814
Chapter 22
LCD Controller/Driver (LCD-C/D)
Preliminary User’s Manual U17566EE1V2UM00
Possible frame
frequencies
Table 22-5
lists the possible frame frequencies. The values in
Table 22-5
are
only examples. Check
“Clock Generator“ on page 129
for details.
Selection of the following LCD clocks is provided:
• LCDC0.LCDC0[3:2] = 00
B
LCD clock = LCDCLK = f
0
/ d, with
– f
0
= root clock for LCDCLK
It can be selected from f
main
(4 MHz), f
sub
(32.768 KHz), or f
ring
(200 KHz).
– d = divider
LCDCLK is gained by dividing the root clock by d. Divider d can be
selected from 2
0
to 2
7
.
• LCDC0.LCDC0[3:2] = 01
B
LCD clock = SPCLK7 = SPCLK0 / 2
7
= 125 KHz
• LCDC0.LCDC0[3:2] = 10
B
LCD clock = SPCLK9 = SPCLK0 / 2
9
= 31.25 KHz
Table 22-5
Example settings for frame frequency and duty cycle
LCDC03
LCDC02
LCDC01
LCDC00
LCD clock
a
a)
The frequency of the LCD clock is determined in the clock generator.
Duty cycle
frequency
Frame
frequency
0
1
0
1
SPCLK7 = 125 KHz
977 Hz
244 Hz
0
1
1
0
SPCLK7 = 125 KHz
488 Hz
122 Hz
0
1
1
1
SPCLK7 = 125 KHz
244 Hz
61 Hz
1
0
0
0
SPCLK9 = 31.25 KHz
488 Hz
122 Hz
1
0
0
1
SPCLK9 = 31.25 KHz
244 Hz
61 Hz
0
0
0
0
LCDCLK = 32.768 KHz
(with f
0
= f
sub
and d = 2
0
)
512 Hz
128 Hz
0
0
0
1
LCDCLK = 32.768 KHz
256 Hz
64 Hz
0
0
0
1
LCDCLK = 100 KHz
(with f
0
= f
ring
and d = 2
1
)
781 Hz
195 Hz
0
0
1
0
LCDCLK = 100 KHz
391 Hz
98 Hz
electronic components distributor