364
Chapter 11
16-bit Timer/Event Counter P (TMP)
Preliminary User’s Manual U17566EE1V2UM00
(d) Operation of TPnCCR1 register
Figure 11-5
Configuration of TPnCCR1 register
If the set value of the TPnCCR1 register is less than the set value of the
TPnCCR0 register, the INTTPnCC1 signal is generated once per cycle. At
the same time, the output of the TOPn1 pin is inverted.
The TOPn1 pin outputs a square wave with the same cycle as that output
by the TOPn0 pin.
CCR0
bu
ffer regi
s
ter
TPnCCR0 regi
s
ter
TPnCCR1 regi
s
ter
CCR1
bu
ffer regi
s
ter
TOPn0 pin
INTTPnCC0
s
ign
a
l
TOPn1 pin
INTTPnCC1
s
ign
a
l
16-
b
it co
u
nter
O
u
tp
u
t
controller
TPnCE
b
it
Co
u
nt clock
s
election
Cle
a
r
M
a
tch
s
ign
a
l
O
u
tp
u
t
controller
M
a
tch
s
ign
a
l
electronic components distributor