457
16-bit Multi-Purpose Timer G (TMG)
Chapter 13
Preliminary User’s Manual U17566EE1V2UM00
(b) When the value 0000H is set in GCCnm
INTCCGnm is activated when the value of the counter becomes 0001H.
INTTMGn0/INTTMGn1 is activated when the value of the counter changes
from FFFFH to 0000H.
Note, however, that even if no data is set in GCCnm, INTCCGnm is activated
immediately after the counter starts.
(c) When the value FFFFH is set in GCCnm
INTCCGnm and INTTMGn0/INTTMGn1 are activated when the value of the
counter changes from FFFFH to 0000H.
(d) When GCCnm is rewritten during operation
When GCCn1 is rewritten from 5555H to AAAAH. TMGn0 is selected as the
counter.
The following operation is performed:
Figure 13-7
Timing when GCCn1 is rewritten during operation (free run)
Caution
To perform successive write access during operation, for rewriting the GCCny
register (n = 1 to 4), you have to wait for minimum 7 peripheral clocks periods
(f
SPCLK0
).
Ma tch
Ma tch
5555H
AAAAH
AAAAH
5555H
Reload in 5 periods
INTTGnCC1
TM G n0
ENFG0
GCCn1 Slave register
GCCn1 Master register
electronic components distributor