449
16-bit Multi-Purpose Timer G (TMG)
Chapter 13
Preliminary User’s Manual U17566EE1V2UM00
13.5 Output Delay Operation
When the OLDEn bit is set, different delays of count clock period are added to
the TOGnm pins:
The figure below shows the timing for the case where the count clock is set to
f
SPCLK0
/2. However, 0FFFH is set in GCCn0.
Similar delays are added also when a transition is made from the active to
inactive level. So, a relative pulse width is guaranteed.
Figure 13-2
Timing of Output delay operation
In this case the count clock is set to f
SPCLK0
/2.
Output pin
Delay
1/f
COUNT
TOGn1
0
TOGn2
1
TOGn3
2
TOGn4
3
FFFEH
0002H
0003H
0001H
0000H
FFFFH
0004H
TMGCn0
TOGn1
TOGn2
TOGn3
TOGn4
f
COUNT
electronic components distributor