542
Chapter 17
Clocked Serial Interface (CSIB)
Preliminary User’s Manual U17566EE1V2UM00
17.2 Configuration
The following shows the block diagram of CSIBn.
Figure 17-1
Block diagram of CSIBn
Note
The clock is generated by the dedicated baud rate generator BRGn.
Internal bus
CBnCTL2
CBnCTL0
CBnSTR
Controller
INTCBnR
INTCBnRE
SOBn
INTCBnT
CBnTX
SO latch
Phase
control
Shift register
CBnRX
CBnCTL1
Phase control
SIBn
PCLK1 (8 MHz)
BRGn
PCLK2 (4 MHz)
PCLK3 (2 MHz)
PCLK4 (1 MHz)
PCLK5 (500 KHz)
SCKBn
r
ot
c
el
e
S
PCLK6 (250 KHz)
SPCLK1 (8 MHz)
Note
electronic components distributor