46
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Figures
20-105. DMA Request Polarity Select Register (DMAREQPS1) [offset = 330h]
.........................................
20-106. DMA Request Polarity Select Register (DMAREQPS0) [offset = 334h]
.........................................
20-107. Transaction Parity Error Event Control Register (TERECTRL) [offset = 340h]
.................................
20-108. TER Event Flag Register (TERFLAG) [offset = 344h]
..............................................................
20-109. TER Event Channel Offset Register (TERROFFSET) [offset = 348h]
...........................................
20-110. Initial Source Address Register (ISADDR) [offset = 00]
............................................................
20-111. Initial Destination Address Register (IDADDR) [offset = 04h]
.....................................................
20-112. Initial Transfer Count Register (ITCOUNT) [offset = 08h]
..........................................................
20-113. Channel Control Register (CHCTRL) [offset = 10h]
................................................................
20-114. Element Index Offset Register (EIOFF) [offset = 14h]
..............................................................
20-115. Frame Index Offset Register (FIOFF) [offset = 18h]
................................................................
20-116. Current Source Address Register (CSADDR) [offset = 800h]
.....................................................
20-117. Current Destination Address Register (CDADDR) [offset = 804h]
................................................
20-118. Current Transfer Count Register (CTCOUNT) [offset = 808h]
....................................................
21-1.
EMIF Functional Block Diagram
........................................................................................
21-2.
Timing Waveform of SDRAM PRE Command
........................................................................
21-3.
EMIF to 2M × 16 × 4 bank SDRAM Interface
.........................................................................
21-4.
EMIF to 512K × 16 × 2 bank SDRAM Interface
......................................................................
21-5.
Timing Waveform for Basic SDRAM Read Operation
...............................................................
21-6.
Timing Waveform for Basic SDRAM Write Operation
...............................................................
21-7.
EMIF Asynchronous Interface
...........................................................................................
21-8.
EMIF to 8-bit/16-bit Memory Interface
.................................................................................
21-9.
Common Asynchronous Interface
......................................................................................
21-10. Timing Waveform of an Asynchronous Read Cycle in Normal Mode
..............................................
21-11. Timing Waveform of an Asynchronous Write Cycle in Normal Mode
..............................................
21-12. Timing Waveform of an Asynchronous Read Cycle in Select Strobe Mode
......................................
21-13. Timing Waveform of an Asynchronous Write Cycle in Select Strobe Mode
......................................
21-14. Asynchronous Read in Page Mode
....................................................................................
21-15. Module ID Register (MIDR) [offset = 00]
..............................................................................
21-16. Asynchronous Wait Cycle Configuration Register (AWCCR) [offset = 04h]
......................................
21-17. SDRAM Configuration Register (SDCR) [offset = 08h]
..............................................................
21-18. SDRAM Refresh Control Register (SDRCR) [offset = 0Ch]
.........................................................
21-19. Asynchronous
n
Configuration Register (CE
n
CFG) [offset = 10h - 1Ch]
..........................................
21-20. SDRAM Timing Register (SDTIMR) [offset = 20h]
...................................................................
21-21. SDRAM Self Refresh Exit Timing Register (SDSRETR) [offset = 3Ch]
...........................................
21-22. EMIF Interrupt Raw Register (INTRAW) [offset = 40h]
..............................................................
21-23. EMIF Interrupt Mask Register (INTMSK) [offset = 44h]
.............................................................
21-24. EMIF Interrupt Mask Set Register (INTMSKSET) [offset = 48h]
...................................................
21-25. EMIF Interrupt Mask Clear Register (INTMSKCLR) [offset = 4Ch]
................................................
21-26. Page Mode Control Register (PMCR) [offset = 68h]
.................................................................
21-27. Example Configuration Interface
........................................................................................
21-28. SDRAM Timing Register (SDTIMR)
....................................................................................
21-29. SDRAM Self Refresh Exit Timing Register (SDSRETR)
............................................................
21-30. SDRAM Refresh Control Register (SDRCR)
..........................................................................
21-31. SDRAM Configuration Register (SDCR)
...............................................................................
21-32. LH28F800BJE-PTTL90 to EMIF Read Timing Waveforms
.........................................................
21-33. LH28F800BJE-PTTL90 to EMIF Write Timing Waveforms
.........................................................
21-34. Asynchronous
m
Configuration Register (
m
= 1, 2) (CE
n
CFG (
n
= 2, 3))
........................................
22-1.
Channel Assignments of Two ADC Cores
............................................................................