Revision History
2202
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Revision History
•
: Updated Read/Write value of TER_ERR bit to R/W1C-0
.......................................................
•
: Updated Read/Write value of TERE bit to R/W1CP-0
..........................................................
•
: Updated Value column of TER_OFF bit. Added 21h-3Fh = Reserved
..........................................
•
: Changed Description of TTYPE bit. (A request triggers)
........................................................
•
: External Memory Interface (EMIF)
.................................................................................
•
: Corrected pin names
...................................................................................................
•
: Deleted EMIF_RNW pin
...............................................................................................
•
: Deleted EMIF_RNW pin
................................................................................................
•
: Updated reset value of RR bit to 80h
...............................................................................
•
: Changed bit 1 to LT_MASK_SET
...................................................................................
•
: Changed bit 1 to LT_MASK_CLR
...................................................................................
•
: Corrected pin names
..................................................................................................
•
: Analog To Digital Converter (ADC) Module
.....................................................................
•
: Corrected EXT_SEL and EXT_ENA signals
........................................................................
•
: Corrected Event Trigger Generation signal
.........................................................................
•
: Corrected EXT_SEL and EXT_ENA signals
........................................................................
•
: Deleted EXT_nENA signal
.............................................................................................
•
: Updated third and fifth sentences in third paragraph
.........................................................
•
: Added last sentence (reference) to fourth paragraph
........................................................
•
: Corrected bit range of the EV_CURRENT_COUNT, EV_MAX_COUNT, G1_CURRENT_COUNT,
G1_MAX_COUNT, G2_CURRENT_COUNT, and G2_MAX_COUNT bits to 4-0
.............................................
•
: Corrected register names in first sentence. (ADMAGINTENASET and ADMAGINTENACLR)
.........
•
: Changed Description of FRZ_EV bit. (The Event Group conversion is kept frozen while the Group1 or
Group2 conversion is active,)
.........................................................................................................
•
: Changed Description of FRZ_G1 bit. (The Group1 conversion is kept frozen while the Event Group or
Group2 conversion is active,)
.........................................................................................................
•
: Changed Description of FRZ_G2 bit. (The Group2 conversion is kept frozen while the Event Group or
Group1 conversion is active,)
.........................................................................................................
•
: Changed Description for DMA_G2_END bit. Corrected group number to 2
...................................
•
: Deleted Reserved bits. Changed EV_SEL bits to 31-0
..........................................................
•
: Deleted Reserved bits. Changed EV_SEL bits to 31-0
...........................................................
•
: Deleted Reserved bits. Changed G1_SEL bits to 31-0
..........................................................
•
: Deleted Reserved bits. Changed G1_SEL bits to 31-0
...........................................................
•
: Deleted Reserved bits. Changed G2_SEL bits to 31-0
..........................................................
•
: Deleted Reserved bits. Changed G2_SEL bits to 31-0
...........................................................
•
: Changed Description of LAST_CONV bit for Value = 1. (A level higher than or equal to the midpoint
reference voltage)
......................................................................................................................
•
: High-End Timer (N2HET) Module
..................................................................................
•
: Changed first sentence
...........................................................................................
•
: Changed Pull Control and Input Buffer = Enabled when device is under reset
.................................
•
: Updated first paragraph
............................................................................................
•
: Added Hardware Angle Generator (HWAG) subsection. Subsequent figures and tables renumbered
..
•
: Changed format
......................................................................................................
•
: Updated Description of PPF and TO bits
..........................................................................
•
: Updated Description of LRPFC and HRPFC bits
.................................................................
•
: Changed Description of HETPRY bit
...............................................................................
•
: Added HWAG Registers section. Subsequent section, figures, and tables renumbered
...................
•
: Added cross references to instruction descriptions
..............................................................
•
: Added OR instruction
................................................................................................
•
: Corrected sub-opcodes for ADC, ADD, and XOR instructions
.................................................
•
: Added SUB to Set/Reset column for Zero flag (Z)
...............................................................
•
: Updated Description of CNT instruction. The data field [D31:7] is incremented unconditionally on each
execution of the instruction
..........................................................................................................
•
: Changed registers in Source and Destination(s) columns to register A, B, R, S, or T
......................
•
: Updated Description of RCNT instruction. For example, choosing M = 100 allows the input period to be