96
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Tables
29-7.
Superfractional Bit Modulation for LIN Master Mode and Slave Mode
..........................................
29-8.
Timeout Values in T
bit
Units
............................................................................................
29-9.
Input Buffer, Output Buffer, and Pull Control Behavior as GPIO Pins
...........................................
29-10. SCI/LIN Control Registers
..............................................................................................
29-11. SCI Global Control Register 0 (SCIGCR0) Field Descriptions
....................................................
29-12. SCI Global Control Register 1 (SCIGCR1) Field Descriptions
....................................................
29-13. SCI Receiver Status Flags
.............................................................................................
29-14. SCI Transmitter Status Flags
..........................................................................................
29-15. SCI Global Control Register 2 (SCIGCR2) Field Descriptions
....................................................
29-16. SCI Set Interrupt Register (SCISETINT) Field Descriptions
.......................................................
29-17. SCI Clear Interrupt Register (SCICLEARINT) Field Descriptions
.................................................
29-18. SCI Set Interrupt Level Register (SCISETINTLVL) Field Descriptions
...........................................
29-19. SCI Clear Interrupt Level Register (SCICLEARINTLVL) Field Descriptions
....................................
29-20. SCI Flags Register (SCIFLR) Field Descriptions
....................................................................
29-21. SCI Interrupt Vector Offset 0 (SCIINTVECT0) Field Descriptions
................................................
29-22. SCI Interrupt Vector Offset 1 (SCIINTVECT1) Field Descriptions
................................................
29-23. SCI Format Control Register (SCIFORMAT) Field Descriptions
..................................................
29-24. Baud Rate Selection Register (BRS) Field Descriptions
...........................................................
29-25. Comparative Baud Values for Different P Values, Asynchronous Mode
........................................
29-26. Receiver Emulation Data Buffer (SCIED) Field Descriptions
......................................................
29-27. Receiver Data Buffer (SCIRD) Field Descriptions
..................................................................
29-28. Transmit Data Buffer Register (SCITD) Field Descriptions
........................................................
29-29. SCI Pin I/O Control Register 0 (SCIPIO0) Field Descriptions
.....................................................
29-30. SCI Pin I/O Control Register 1 (SCIPIO1) Field Descriptions
.....................................................
29-31. LINTX Pin Control
......................................................................................................
29-32. LINRX Pin Control
......................................................................................................
29-33. SCI Pin I/O Control Register 2 (SCIPIO2) Field Descriptions
....................................................
29-34. SCI Pin I/O Control Register 3 (SCIPIO3) Field Descriptions
....................................................
29-35. SCI Pin I/O Control Register 4 (SCIPIO4) Field Descriptions
....................................................
29-36. SCI Pin I/O Control Register 5 (SCIPIO5) Field Descriptions
....................................................
29-37. SCI Pin I/O Control Register 6 (SCIPIO6) Field Descriptions
.....................................................
29-38. SCI Pin I/O Control Register 7 (SCIPIO7) Field Descriptions
.....................................................
29-39. SCI Pin I/O Control Register 8 (SCIPIO8) Field Descriptions
....................................................
29-40. LIN Compare Register (LINCOMPARE) Field Descriptions
.......................................................
29-41. LIN Receive Buffer 0 Register (LINRD0) Field Descriptions
......................................................
29-42. LIN Receive Buffer 1 Register (RD1) Field Descriptions
...........................................................
29-43. LIN Mask Register (LINMASK) Field Descriptions
..................................................................
29-44. LIN Identification Register (LINID) Field Descriptions
..............................................................
29-45. LIN Transmit Buffer 0 Register (LINTD0) Field Descriptions
......................................................
29-46. LIN Transmit Buffer 1 Register (LINTD1) Field Descriptions
......................................................
29-47. Maximum Baud Rate Selection Register (MBRS) Field Descriptions
............................................
29-48. Input/Output Error Enable Register (IODFTCTRL) Field Descriptions
...........................................
30-1.
SCI Interrupts
............................................................................................................
30-2.
DMA and Interrupt Requests in Multiprocessor Modes
............................................................
30-3.
SCI Control Registers Summary
......................................................................................
30-4.
SCI Global Control Register 0 (SCIGCR0) Fied Descriptions
.....................................................
30-5.
SCI Global Control Register 1 (SCIGCR1) Field Descriptions
....................................................
30-6.
SCI Set Interrupt Register (SCISETINT) Field Descriptions
.......................................................
30-7.
SCI Clear Interrupt Register (SCICLEARINT) Field Descriptions
.................................................