Revision History
2200
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Revision History
•
: Corrected reset value of Interrupt Vector Table offset bits 15-9
................................................
•
: Corrected Description of Interrupt Vector Table offset bits. Reads are always FFF8 2xxxh
..................
•
: Updated LEGEND to include WP
................................................................................
•
: Updated LEGEND to include WP
...................................................................................
•
: Corrected table title
....................................................................................................
•
: Direct Memory Access Controller (DMA) Module
..............................................................
•
: Global: Changed index pointer to offset value
......................................................................
•
: Updated eighth bullet
...............................................................................................
•
: Changed second bullet
.............................................................................................
•
: Deleted last sentence in second paragraph
.....................................................................
•
: Updated figure (changed Index Pointer to Offset Value)
..........................................................
•
: Corrected second bullet. in first paragraph. The DMA controller can handle up to 48 DMA Request
lines
......................................................................................................................................
•
: Added last two paragraphs
.........................................................................................
•
: Added table. Subsequent tables renumbered
.......................................................................
•
: Deleted fifth bullet (Bus error (BER) interrupt)
...................................................................
•
: Added fifth bullet (External imprecise error on read)
...........................................................
•
: Added sixth bullet (External imprecise error on write)
..........................................................
•
: Changed NOTE. Deleted BER references
.......................................................................
•
: Deleted BERA error signal. Added SCR block
....................................................................
•
: Changed output of OR gate to FTCA
...............................................................................
•
: Changed footnote. Deleted BER reference
........................................................................
•
Changed fifth paragraph
............................................................................................
•
: Changed second paragraph
......................................................................................
•
: Deleted BER Interrupt Mapping Register (BERMAP), BERA Interrupt Channel Offset Register
(BERAOFFSET), and BERB Interrupt Channel Offset Register (BERBOFFSET). Subsequent subsections, figures, and
tables renumbered
.....................................................................................................................
•
: Updated Description of DMA_RES bit. (Writing a zero to this bit has no effect.)
...............................
•
: Updated Read/Write value of HWCHENA bit to R/WP-0
........................................................
•
: Updated Read/Write value of HWCHDIS bit to R/WP-0
.........................................................
•
: Updated Read/Write value of SWCHENA bit to R/WP-0
........................................................
•
: Updated Read/Write value of SWCHDIS bit to R/WP-0
..........................................................
•
: Updated Read/Write value of CPS bit to R/WP-0
.................................................................
•
: Updated Read/Write value of CPR bit to R/WP-0
.................................................................
•
: Updated Read/Write value of GCHIE bit to R/WP-0
..............................................................
•
: Updated Read/Write value of GCHID bit to R/WP-0
..............................................................
•
: Changed Description of all bits for Value = 2Fh. DMA request line 47 triggers channel
.....................
•
: Updated Value column for all bits. Added 30h-3Fh = Reserved
.................................................
•
: Changed Description of all bits for Value = 2Fh. DMA request line 47 triggers channel
.....................
•
: Updated Value column for all bits. Added 30h-3Fh = Reserved
.................................................
•
: Changed Description of all bits for Value = 2Fh. DMA request line 47 triggers channel
.....................
•
: Updated Value column for all bits. Added 30h-3Fh = Reserved
.................................................
•
: Changed Description of all bits for Value = 2Fh. DMA request line 47 triggers channel
.....................
•
: Updated Value column for all bits. Added 30h-3Fh = Reserved
.................................................
•
: Changed Description of all bits for Value = 2Fh. DMA request line 47 triggers channel
.....................
•
: Updated Value column for all bits. Added 30h-3Fh = Reserved
.................................................
•
: Changed Description of all bits. Corrected channel number
.....................................................
•
: Changed Description of all bits for Value = 2Fh. DMA request line 47 triggers channel
.....................
•
: Updated Value column for all bits. Added 30h-3Fh = Reserved
.................................................
•
: Changed Description of all bits. Corrected channel number
.....................................................
•
: Changed Description of all bits for Value = 2Fh. DMA request line 47 triggers channel
.....................
•
: Updated Value column for all bits. Added 30h-3Fh = Reserved
.................................................
•
: Changed Description of all bits for Value = 2Fh. DMA request line 47 triggers channel
.....................
•
: Updated Value column for all bits. Added 30h-3Fh = Reserved
.................................................