Control Registers and Control Packets
763
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
Direct Memory Access Controller (DMA) Module
20.3.1.54 Watch Point Register (WPR)
Figure 20-71. Watch Point Register (WPR) [offset = 184h]
31
0
WP
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 20-61. Watch Point Register (WPR) Field Descriptions
Bit
Field
Description
31-0
WP
Watch point.
Note: These bits can only be set when using a debugger.
This register is only reset by a test reset (TRST). A 32-bit address can be programmed into this register as a
watch point. This register is used with the watch mask register (WMR).
When the DBGEN bit in the DCTRL register is set and a unique address or a range of addresses are detected
on the AHB address bus of Port B, a debug request signal is sent to the ARM CPU. The state machine of the
port in which the watch point condition is true is frozen.
20.3.1.55 Watch Mask Register (WMR)
Figure 20-72. Watch Mask Register (WMR) [offset = 188h]
31
0
WM[31:0]
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 20-62. Watch Mask Register (WMR) Field Descriptions
Bit
Field
Value
Description
31-0
WM[
n
]
Watch mask.
Note: These bits can only be set when using a debugger.
This register is only reset by a test reset (TRST).
0
Allows the bit in the WPR register to be used for address matching for a watch point.
1
Masks the corresponding bit in the WPR register and is disregarded in the comparison.