88
SPNU563A – March 2018
Copyright © 2018, Texas Instruments Incorporated
List of Tables
23-50. NHET Pin Disable Register (HETPINDIS) Field Descriptions
.....................................................
23-51. HWAG Registers
........................................................................................................
23-52. HWAG Pin Select Register (HWAPINSEL) Field Descriptions
....................................................
23-53. HWAG Global Control Register 0 (HWAGCR0) Field Descriptions
..............................................
23-54. HWAG Global Control Register 1 (HWAGCR1) Field Descriptions
..............................................
23-55. HWAG Global Control Register 2 (HWAGCR2) Field Descriptions
..............................................
23-56. HWAG Interrupt Enable Set Register (HWAENASET) Field Descriptions
.......................................
23-57. HWAG Interrupts
........................................................................................................
23-58. HWAG Interrupt Enable Clear Register (HWAENACLR) Field Descriptions
....................................
23-59. HWAG Interrupt Level Set Register (HWALVLSET) Field Descriptions
.........................................
23-60. HWAG Interrupt Level Clear Register (HWALVLCLR) Field Descriptions
.......................................
23-61. HWAG Interrupt Flag Register (HWAFLG) Field Descriptions
....................................................
23-62. HWAG Interrupt Offset Register 0 (HWAOFF0) Field Descriptions
..............................................
23-63. HWAG Interrupt Offset Register 1 (HWAOFF1) Field Descriptions
..............................................
23-64. HWAG Angle Value Register (HWAACNT) Field Descriptions
....................................................
23-65. HWAG Previous Tooth Period Value Register (HWAPCNT1) Field Descriptions
..............................
23-66. HWAG Current Tooth Period Value Register (HWAPCNT) Field Descriptions
.................................
23-67. HWAG Step Width Register (HWASTWD) Field Descriptions
....................................................
23-68. HWAG Teeth Number Register (HWATHNB) Field Descriptions
.................................................
23-69. HWAG Current Teeth Number Register (HWATHVL) Field Descriptions
........................................
23-70. HWAG Filter Register (HWAFIL) Field Descriptions
................................................................
23-71. HWAG Filter Register 2 (HWAFIL2) Field Descriptions
............................................................
23-72. HWAG Angle Increment Register (HWAANGI) Field Descriptions
...............................................
23-73. Instruction Summary
....................................................................................................
23-74. FLAGS Generated by Instruction
.....................................................................................
23-75. Interrupt Capable Instructions
.........................................................................................
23-76. Arithmetic / Bitwise Logic Sub-Opcodes
............................................................................
23-77. Source Operand Choices
..............................................................................................
23-78. Destination Operand Choices
.........................................................................................
23-79. Shift Encoding
...........................................................................................................
23-80. Execution Time for ADC, ADD, AND, OR, SBB, SUB, XOR Instructions
.......................................
23-81. Move Types for ADM32
...............................................................................................
23-82. Edge Select Encoding for APCNT
...................................................................................
23-83. Branch Condition Encoding for BR
...................................................................................
23-84. DADM64 Control Field Description
...................................................................................
23-85. Event Encoding Format for ECNT
....................................................................................
23-86. Magnitude Compare Order for MCMP
...............................................................................
23-87. Move Type Encoding Selection
.......................................................................................
23-88. MOV64 Control Field Descriptions
...................................................................................
23-89. Comparison Type Encoding Format
.................................................................................
23-90. Counter Type Encoding Format
......................................................................................
23-91. Comparison Type Encoding Format
.................................................................................
23-92. RADM64 Control Field Descriptions
.................................................................................
23-93. Step Width Encoding for SCNT
.......................................................................................
23-94. SHIFT MODE Encoding Format
.......................................................................................
23-95. SHIFT Condition Encoding
.............................................................................................
23-96. Event Encoding Format for WCAP
...................................................................................
23-97. Event Encoding Format for WCAPE
.................................................................................
24-1.
CPENA / TMBx Priority Rules
.........................................................................................